2022-01-05 16:10:18 +00:00
|
|
|
#include <furi_hal_flash.h>
|
|
|
|
#include <furi_hal_bt.h>
|
2023-04-20 12:57:51 +00:00
|
|
|
#include <furi_hal_power.h>
|
2023-04-24 07:19:36 +00:00
|
|
|
#include <furi_hal_cortex.h>
|
2021-09-10 02:19:02 +00:00
|
|
|
#include <furi.h>
|
2022-08-22 17:06:17 +00:00
|
|
|
#include <ble/ble.h>
|
|
|
|
#include <interface/patterns/ble_thread/shci/shci.h>
|
2021-09-10 02:19:02 +00:00
|
|
|
|
2021-11-04 17:26:41 +00:00
|
|
|
#include <stm32wbxx.h>
|
|
|
|
|
2022-04-27 15:53:48 +00:00
|
|
|
#define TAG "FuriHalFlash"
|
|
|
|
|
2021-11-04 17:26:41 +00:00
|
|
|
#define FURI_HAL_CRITICAL_MSG "Critical flash operation fail"
|
2021-09-10 02:19:02 +00:00
|
|
|
#define FURI_HAL_FLASH_READ_BLOCK 8
|
|
|
|
#define FURI_HAL_FLASH_WRITE_BLOCK 8
|
|
|
|
#define FURI_HAL_FLASH_PAGE_SIZE 4096
|
|
|
|
#define FURI_HAL_FLASH_CYCLES_COUNT 10000
|
2022-03-30 15:23:40 +00:00
|
|
|
#define FURI_HAL_FLASH_TIMEOUT 1000
|
|
|
|
#define FURI_HAL_FLASH_KEY1 0x45670123U
|
|
|
|
#define FURI_HAL_FLASH_KEY2 0xCDEF89ABU
|
2022-04-13 20:50:25 +00:00
|
|
|
#define FURI_HAL_FLASH_TOTAL_PAGES 256
|
2022-03-30 15:23:40 +00:00
|
|
|
#define FURI_HAL_FLASH_SR_ERRORS \
|
|
|
|
(FLASH_SR_OPERR | FLASH_SR_PROGERR | FLASH_SR_WRPERR | FLASH_SR_PGAERR | FLASH_SR_SIZERR | \
|
|
|
|
FLASH_SR_PGSERR | FLASH_SR_MISERR | FLASH_SR_FASTERR | FLASH_SR_RDERR | FLASH_SR_OPTVERR)
|
|
|
|
|
2022-04-27 15:53:48 +00:00
|
|
|
#define FURI_HAL_FLASH_OPT_KEY1 0x08192A3B
|
|
|
|
#define FURI_HAL_FLASH_OPT_KEY2 0x4C5D6E7F
|
|
|
|
#define FURI_HAL_FLASH_OB_TOTAL_WORDS (0x80 / (sizeof(uint32_t) * 2))
|
|
|
|
|
2023-04-24 07:19:36 +00:00
|
|
|
/* lib/STM32CubeWB/Projects/P-NUCLEO-WB55.Nucleo/Applications/BLE/BLE_RfWithFlash/Core/Src/flash_driver.c
|
|
|
|
* ProcessSingleFlashOperation, quote:
|
|
|
|
> In most BLE application, the flash should not be blocked by the CPU2 longer than FLASH_TIMEOUT_VALUE (1000ms)
|
|
|
|
> However, it could be that for some marginal application, this time is longer.
|
|
|
|
> ... there is no other way than waiting the operation to be completed.
|
|
|
|
> If for any reason this test is never passed, this means there is a failure in the system and there is no other
|
|
|
|
> way to recover than applying a device reset.
|
|
|
|
*/
|
|
|
|
#define FURI_HAL_FLASH_C2_LOCK_TIMEOUT_MS 3000u /* 3 seconds */
|
|
|
|
|
2022-03-30 15:23:40 +00:00
|
|
|
#define IS_ADDR_ALIGNED_64BITS(__VALUE__) (((__VALUE__)&0x7U) == (0x00UL))
|
|
|
|
#define IS_FLASH_PROGRAM_ADDRESS(__VALUE__) \
|
|
|
|
(((__VALUE__) >= FLASH_BASE) && ((__VALUE__) <= (FLASH_BASE + FLASH_SIZE - 8UL)) && \
|
|
|
|
(((__VALUE__) % 8UL) == 0UL))
|
2021-09-10 02:19:02 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Free flash space borders, exported by linker */
|
|
|
|
extern const void __free_flash_start__;
|
|
|
|
|
2021-09-10 02:19:02 +00:00
|
|
|
size_t furi_hal_flash_get_base() {
|
|
|
|
return FLASH_BASE;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_read_block_size() {
|
|
|
|
return FURI_HAL_FLASH_READ_BLOCK;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_write_block_size() {
|
|
|
|
return FURI_HAL_FLASH_WRITE_BLOCK;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_page_size() {
|
|
|
|
return FURI_HAL_FLASH_PAGE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_cycles_count() {
|
|
|
|
return FURI_HAL_FLASH_CYCLES_COUNT;
|
|
|
|
}
|
|
|
|
|
|
|
|
const void* furi_hal_flash_get_free_start_address() {
|
|
|
|
return &__free_flash_start__;
|
|
|
|
}
|
|
|
|
|
|
|
|
const void* furi_hal_flash_get_free_end_address() {
|
2021-11-10 09:53:00 +00:00
|
|
|
uint32_t sfr_reg_val = READ_REG(FLASH->SFR);
|
|
|
|
uint32_t sfsa = (READ_BIT(sfr_reg_val, FLASH_SFR_SFSA) >> FLASH_SFR_SFSA_Pos);
|
2022-03-30 15:23:40 +00:00
|
|
|
return (const void*)((sfsa * FURI_HAL_FLASH_PAGE_SIZE) + FLASH_BASE);
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_free_page_start_address() {
|
|
|
|
size_t start = (size_t)furi_hal_flash_get_free_start_address();
|
|
|
|
size_t page_start = start - start % FURI_HAL_FLASH_PAGE_SIZE;
|
2022-01-05 16:10:18 +00:00
|
|
|
if(page_start != start) {
|
2021-09-10 02:19:02 +00:00
|
|
|
page_start += FURI_HAL_FLASH_PAGE_SIZE;
|
|
|
|
}
|
|
|
|
return page_start;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_free_page_count() {
|
|
|
|
size_t end = (size_t)furi_hal_flash_get_free_end_address();
|
|
|
|
size_t page_start = (size_t)furi_hal_flash_get_free_page_start_address();
|
2022-01-05 16:10:18 +00:00
|
|
|
return (end - page_start) / FURI_HAL_FLASH_PAGE_SIZE;
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
2022-04-13 20:50:25 +00:00
|
|
|
void furi_hal_flash_init() {
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Errata 2.2.9, Flash OPTVERR flag is always set after system reset */
|
|
|
|
// WRITE_REG(FLASH->SR, FLASH_SR_OPTVERR);
|
|
|
|
/* Actually, reset all error flags on start */
|
|
|
|
if(READ_BIT(FLASH->SR, FURI_HAL_FLASH_SR_ERRORS)) {
|
2022-10-07 13:35:15 +00:00
|
|
|
FURI_LOG_E(TAG, "FLASH->SR 0x%08lX", FLASH->SR);
|
2022-09-26 11:03:21 +00:00
|
|
|
WRITE_REG(FLASH->SR, FURI_HAL_FLASH_SR_ERRORS);
|
|
|
|
}
|
2022-04-13 20:50:25 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
static void furi_hal_flash_unlock() {
|
|
|
|
/* verify Flash is locked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != 0U);
|
|
|
|
|
|
|
|
/* Authorize the FLASH Registers access */
|
2022-03-30 15:23:40 +00:00
|
|
|
WRITE_REG(FLASH->KEYR, FURI_HAL_FLASH_KEY1);
|
2022-09-26 11:03:21 +00:00
|
|
|
__ISB();
|
2022-03-30 15:23:40 +00:00
|
|
|
WRITE_REG(FLASH->KEYR, FURI_HAL_FLASH_KEY2);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
2022-04-27 15:53:48 +00:00
|
|
|
/* verify Flash is unlocked */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) == 0U);
|
|
|
|
}
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
static void furi_hal_flash_lock(void) {
|
|
|
|
/* verify Flash is unlocked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) == 0U);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Set the LOCK Bit to lock the FLASH Registers access */
|
|
|
|
/* @Note The lock and unlock procedure is done only using CR registers even from CPU2 */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_LOCK);
|
|
|
|
|
|
|
|
/* verify Flash is locked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != 0U);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flash_begin_with_core2(bool erase_flag) {
|
2023-04-20 12:57:51 +00:00
|
|
|
furi_hal_power_insomnia_enter();
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Take flash controller ownership */
|
2022-03-29 17:37:23 +00:00
|
|
|
while(LL_HSEM_1StepLock(HSEM, CFG_HW_FLASH_SEMID) != 0) {
|
2022-06-20 14:54:48 +00:00
|
|
|
furi_thread_yield();
|
2021-11-04 17:26:41 +00:00
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Unlock flash operation */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_unlock();
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Erase activity notification */
|
2021-11-10 09:53:00 +00:00
|
|
|
if(erase_flag) SHCI_C2_FLASH_EraseActivity(ERASE_ACTIVITY_ON);
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* 64mHz 5us core2 flag protection */
|
2022-03-29 17:37:23 +00:00
|
|
|
for(volatile uint32_t i = 0; i < 35; i++)
|
|
|
|
;
|
|
|
|
|
2023-04-24 07:19:36 +00:00
|
|
|
FuriHalCortexTimer timer = furi_hal_cortex_timer_get(FURI_HAL_FLASH_C2_LOCK_TIMEOUT_MS * 1000);
|
2021-11-10 09:53:00 +00:00
|
|
|
while(true) {
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Wait till flash controller become usable */
|
2021-11-10 09:53:00 +00:00
|
|
|
while(LL_FLASH_IsActiveFlag_OperationSuspended()) {
|
2023-04-24 07:19:36 +00:00
|
|
|
furi_check(!furi_hal_cortex_timer_is_expired(timer));
|
2022-06-20 14:54:48 +00:00
|
|
|
furi_thread_yield();
|
2021-11-10 09:53:00 +00:00
|
|
|
};
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Just a little more love */
|
2021-11-10 09:53:00 +00:00
|
|
|
taskENTER_CRITICAL();
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Actually we already have mutex for it, but specification is specification */
|
2022-03-29 17:37:23 +00:00
|
|
|
if(LL_HSEM_IsSemaphoreLocked(HSEM, CFG_HW_BLOCK_FLASH_REQ_BY_CPU1_SEMID)) {
|
2021-11-10 09:53:00 +00:00
|
|
|
taskEXIT_CRITICAL();
|
2023-04-24 07:19:36 +00:00
|
|
|
furi_check(!furi_hal_cortex_timer_is_expired(timer));
|
2022-06-20 14:54:48 +00:00
|
|
|
furi_thread_yield();
|
2022-03-29 17:37:23 +00:00
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Take sempahopre and prevent core2 from anything funky */
|
2022-03-29 17:37:23 +00:00
|
|
|
if(LL_HSEM_1StepLock(HSEM, CFG_HW_BLOCK_FLASH_REQ_BY_CPU2_SEMID) != 0) {
|
|
|
|
taskEXIT_CRITICAL();
|
2023-04-24 07:19:36 +00:00
|
|
|
furi_check(!furi_hal_cortex_timer_is_expired(timer));
|
2022-06-20 14:54:48 +00:00
|
|
|
furi_thread_yield();
|
2022-03-29 17:37:23 +00:00
|
|
|
continue;
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
break;
|
|
|
|
}
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
static void furi_hal_flash_begin(bool erase_flag) {
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Acquire dangerous ops mutex */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_bt_lock_core2();
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* If Core2 is running use IPC locking */
|
2021-11-13 02:41:54 +00:00
|
|
|
if(furi_hal_bt_is_alive()) {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_begin_with_core2(erase_flag);
|
2022-01-05 16:10:18 +00:00
|
|
|
} else {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_unlock();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flash_end_with_core2(bool erase_flag) {
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Funky ops are ok at this point */
|
2022-03-29 17:37:23 +00:00
|
|
|
LL_HSEM_ReleaseLock(HSEM, CFG_HW_BLOCK_FLASH_REQ_BY_CPU2_SEMID, 0);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Task switching is ok */
|
2021-11-10 09:53:00 +00:00
|
|
|
taskEXIT_CRITICAL();
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Doesn't make much sense, does it? */
|
2022-03-30 15:23:40 +00:00
|
|
|
while(READ_BIT(FLASH->SR, FLASH_SR_BSY)) {
|
2022-06-20 14:54:48 +00:00
|
|
|
furi_thread_yield();
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Erase activity over, core2 can continue */
|
2021-11-10 09:53:00 +00:00
|
|
|
if(erase_flag) SHCI_C2_FLASH_EraseActivity(ERASE_ACTIVITY_OFF);
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Lock flash controller */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_lock();
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Release flash controller ownership */
|
2022-03-29 17:37:23 +00:00
|
|
|
LL_HSEM_ReleaseLock(HSEM, CFG_HW_FLASH_SEMID, 0);
|
2023-04-20 12:57:51 +00:00
|
|
|
furi_hal_power_insomnia_exit();
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flash_end(bool erase_flag) {
|
2022-09-26 11:03:21 +00:00
|
|
|
/* If Core2 is running - use IPC locking */
|
2021-11-13 02:41:54 +00:00
|
|
|
if(furi_hal_bt_is_alive()) {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_end_with_core2(erase_flag);
|
2022-01-05 16:10:18 +00:00
|
|
|
} else {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_lock();
|
|
|
|
}
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Release dangerous ops mutex */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_bt_unlock_core2();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flush_cache(void) {
|
|
|
|
/* Flush instruction cache */
|
2022-01-05 16:10:18 +00:00
|
|
|
if(READ_BIT(FLASH->ACR, FLASH_ACR_ICEN) == FLASH_ACR_ICEN) {
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Disable instruction cache */
|
2022-03-23 17:59:20 +00:00
|
|
|
LL_FLASH_DisableInstCache();
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Reset instruction cache */
|
2022-03-23 17:59:20 +00:00
|
|
|
LL_FLASH_EnableInstCacheReset();
|
|
|
|
LL_FLASH_DisableInstCacheReset();
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Enable instruction cache */
|
2022-03-23 17:59:20 +00:00
|
|
|
LL_FLASH_EnableInstCache();
|
2021-11-04 17:26:41 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Flush data cache */
|
2022-01-05 16:10:18 +00:00
|
|
|
if(READ_BIT(FLASH->ACR, FLASH_ACR_DCEN) == FLASH_ACR_DCEN) {
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Disable data cache */
|
2022-03-23 17:59:20 +00:00
|
|
|
LL_FLASH_DisableDataCache();
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Reset data cache */
|
2022-03-23 17:59:20 +00:00
|
|
|
LL_FLASH_EnableDataCacheReset();
|
|
|
|
LL_FLASH_DisableDataCacheReset();
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Enable data cache */
|
2022-03-23 17:59:20 +00:00
|
|
|
LL_FLASH_EnableDataCache();
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2022-03-30 15:23:40 +00:00
|
|
|
bool furi_hal_flash_wait_last_operation(uint32_t timeout) {
|
2021-11-10 09:53:00 +00:00
|
|
|
uint32_t error = 0;
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Wait for the FLASH operation to complete by polling on BUSY flag to be reset.
|
|
|
|
Even if the FLASH operation fails, the BUSY flag will be reset and an error
|
|
|
|
flag will be set */
|
2023-04-24 07:19:36 +00:00
|
|
|
FuriHalCortexTimer timer = furi_hal_cortex_timer_get(timeout * 1000);
|
2022-03-30 15:23:40 +00:00
|
|
|
while(READ_BIT(FLASH->SR, FLASH_SR_BSY)) {
|
2023-04-24 07:19:36 +00:00
|
|
|
if(furi_hal_cortex_timer_is_expired(timer)) {
|
2022-03-30 15:23:40 +00:00
|
|
|
return false;
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check FLASH operation error flags */
|
|
|
|
error = FLASH->SR;
|
|
|
|
|
|
|
|
/* Check FLASH End of Operation flag */
|
2022-03-30 15:23:40 +00:00
|
|
|
if((error & FLASH_SR_EOP) != 0U) {
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Clear FLASH End of Operation pending bit */
|
2022-03-30 15:23:40 +00:00
|
|
|
CLEAR_BIT(FLASH->SR, FLASH_SR_EOP);
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Now update error variable to only error value */
|
2022-03-30 15:23:40 +00:00
|
|
|
error &= FURI_HAL_FLASH_SR_ERRORS;
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
furi_check(error == 0);
|
|
|
|
|
|
|
|
/* clear error flags */
|
2022-03-30 15:23:40 +00:00
|
|
|
CLEAR_BIT(FLASH->SR, error);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* Wait for control register to be written */
|
2023-04-24 07:19:36 +00:00
|
|
|
timer = furi_hal_cortex_timer_get(timeout * 1000);
|
2022-03-30 15:23:40 +00:00
|
|
|
while(READ_BIT(FLASH->SR, FLASH_SR_CFGBSY)) {
|
2023-04-24 07:19:36 +00:00
|
|
|
if(furi_hal_cortex_timer_is_expired(timer)) {
|
2022-03-30 15:23:40 +00:00
|
|
|
return false;
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
}
|
2022-03-30 15:23:40 +00:00
|
|
|
return true;
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
void furi_hal_flash_erase(uint8_t page) {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_begin(true);
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Ensure that controller state is valid */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_check(FLASH->SR == 0);
|
|
|
|
|
|
|
|
/* Verify that next operation can be proceed */
|
2022-03-30 15:23:40 +00:00
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* Select page and start operation */
|
2022-01-05 16:10:18 +00:00
|
|
|
MODIFY_REG(
|
|
|
|
FLASH->CR, FLASH_CR_PNB, ((page << FLASH_CR_PNB_Pos) | FLASH_CR_PER | FLASH_CR_STRT));
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* Wait for last operation to be completed */
|
2022-03-30 15:23:40 +00:00
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* If operation is completed or interrupted, disable the Page Erase Bit */
|
|
|
|
CLEAR_BIT(FLASH->CR, (FLASH_CR_PER | FLASH_CR_PNB));
|
|
|
|
|
|
|
|
/* Flush the caches to be sure of the data consistency */
|
|
|
|
furi_hal_flush_cache();
|
|
|
|
|
|
|
|
furi_hal_flash_end(true);
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
static inline void furi_hal_flash_write_dword_internal_nowait(size_t address, uint64_t* data) {
|
2022-04-13 20:50:25 +00:00
|
|
|
/* Program first word */
|
|
|
|
*(uint32_t*)address = (uint32_t)*data;
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Barrier to ensure programming is performed in 2 steps, in right order
|
|
|
|
(independently of compiler optimization behavior) */
|
2022-04-13 20:50:25 +00:00
|
|
|
__ISB();
|
|
|
|
|
|
|
|
/* Program second word */
|
|
|
|
*(uint32_t*)(address + 4U) = (uint32_t)(*data >> 32U);
|
2022-09-26 11:03:21 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static inline void furi_hal_flash_write_dword_internal(size_t address, uint64_t* data) {
|
|
|
|
furi_hal_flash_write_dword_internal_nowait(address, data);
|
2022-04-13 20:50:25 +00:00
|
|
|
|
|
|
|
/* Wait for last operation to be completed */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
void furi_hal_flash_write_dword(size_t address, uint64_t data) {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_begin(false);
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Ensure that controller state is valid */
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_check(FLASH->SR == 0);
|
|
|
|
|
|
|
|
/* Check the parameters */
|
|
|
|
furi_check(IS_ADDR_ALIGNED_64BITS(address));
|
|
|
|
furi_check(IS_FLASH_PROGRAM_ADDRESS(address));
|
|
|
|
|
|
|
|
/* Set PG bit */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_PG);
|
|
|
|
|
2022-04-13 20:50:25 +00:00
|
|
|
/* Do the thing */
|
2022-09-26 11:03:21 +00:00
|
|
|
furi_hal_flash_write_dword_internal(address, &data);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
2022-04-13 20:50:25 +00:00
|
|
|
/* If the program operation is completed, disable the PG or FSTPG Bit */
|
|
|
|
CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
2022-04-13 20:50:25 +00:00
|
|
|
furi_hal_flash_end(false);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* Wait for last operation to be completed */
|
2022-03-30 15:23:40 +00:00
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
2022-04-13 20:50:25 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
static size_t furi_hal_flash_get_page_address(uint8_t page) {
|
|
|
|
return furi_hal_flash_get_base() + page * FURI_HAL_FLASH_PAGE_SIZE;
|
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
void furi_hal_flash_program_page(const uint8_t page, const uint8_t* data, uint16_t _length) {
|
2022-04-13 20:50:25 +00:00
|
|
|
uint16_t length = _length;
|
|
|
|
furi_check(length <= FURI_HAL_FLASH_PAGE_SIZE);
|
|
|
|
|
|
|
|
furi_hal_flash_erase(page);
|
|
|
|
|
|
|
|
furi_hal_flash_begin(false);
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
|
|
|
|
|
|
|
/* Ensure that controller state is valid */
|
2022-04-13 20:50:25 +00:00
|
|
|
furi_check(FLASH->SR == 0);
|
|
|
|
|
|
|
|
size_t page_start_address = furi_hal_flash_get_page_address(page);
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
size_t length_written = 0;
|
|
|
|
|
|
|
|
const uint16_t FAST_PROG_BLOCK_SIZE = 512;
|
|
|
|
const uint8_t DWORD_PROG_BLOCK_SIZE = 8;
|
|
|
|
|
|
|
|
/* Write as much data as we can in fast mode */
|
|
|
|
if(length >= FAST_PROG_BLOCK_SIZE) {
|
|
|
|
taskENTER_CRITICAL();
|
|
|
|
/* Enable fast flash programming mode */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_FSTPG);
|
|
|
|
|
|
|
|
while(length_written < (length / FAST_PROG_BLOCK_SIZE * FAST_PROG_BLOCK_SIZE)) {
|
|
|
|
/* No context switch in the middle of the operation */
|
|
|
|
furi_hal_flash_write_dword_internal_nowait(
|
|
|
|
page_start_address + length_written, (uint64_t*)(data + length_written));
|
|
|
|
length_written += DWORD_PROG_BLOCK_SIZE;
|
|
|
|
|
|
|
|
if((length_written % FAST_PROG_BLOCK_SIZE) == 0) {
|
|
|
|
/* Wait for block operation to be completed */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
|
|
|
}
|
|
|
|
}
|
|
|
|
CLEAR_BIT(FLASH->CR, FLASH_CR_FSTPG);
|
|
|
|
taskEXIT_CRITICAL();
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Enable regular (dword) programming mode */
|
2022-04-13 20:50:25 +00:00
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_PG);
|
2022-09-26 11:03:21 +00:00
|
|
|
if((length % FAST_PROG_BLOCK_SIZE) != 0) {
|
|
|
|
/* Write tail in regular, dword mode */
|
|
|
|
while(length_written < (length / DWORD_PROG_BLOCK_SIZE * DWORD_PROG_BLOCK_SIZE)) {
|
|
|
|
furi_hal_flash_write_dword_internal(
|
|
|
|
page_start_address + length_written, (uint64_t*)&data[length_written]);
|
|
|
|
length_written += DWORD_PROG_BLOCK_SIZE;
|
|
|
|
}
|
2022-04-13 20:50:25 +00:00
|
|
|
}
|
2022-09-26 11:03:21 +00:00
|
|
|
|
|
|
|
if((length % DWORD_PROG_BLOCK_SIZE) != 0) {
|
2022-04-13 20:50:25 +00:00
|
|
|
/* there are more bytes, not fitting into dwords */
|
|
|
|
uint64_t tail_data = 0;
|
2022-09-26 11:03:21 +00:00
|
|
|
for(int32_t tail_i = 0; tail_i < (length % DWORD_PROG_BLOCK_SIZE); ++tail_i) {
|
|
|
|
tail_data |= (((uint64_t)data[length_written + tail_i]) << (tail_i * 8));
|
2022-04-13 20:50:25 +00:00
|
|
|
}
|
|
|
|
|
2022-09-26 11:03:21 +00:00
|
|
|
furi_hal_flash_write_dword_internal(page_start_address + length_written, &tail_data);
|
2022-04-13 20:50:25 +00:00
|
|
|
}
|
2022-09-26 11:03:21 +00:00
|
|
|
/* Disable the PG Bit */
|
2021-11-10 09:53:00 +00:00
|
|
|
CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_end(false);
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
2022-04-13 20:50:25 +00:00
|
|
|
|
|
|
|
int16_t furi_hal_flash_get_page_number(size_t address) {
|
|
|
|
const size_t flash_base = furi_hal_flash_get_base();
|
|
|
|
if((address < flash_base) ||
|
|
|
|
(address > flash_base + FURI_HAL_FLASH_TOTAL_PAGES * FURI_HAL_FLASH_PAGE_SIZE)) {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return (address - flash_base) / FURI_HAL_FLASH_PAGE_SIZE;
|
2022-04-27 15:53:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
uint32_t furi_hal_flash_ob_get_word(size_t word_idx, bool complementary) {
|
|
|
|
furi_check(word_idx <= FURI_HAL_FLASH_OB_TOTAL_WORDS);
|
|
|
|
const uint32_t* ob_data = (const uint32_t*)(OPTION_BYTE_BASE);
|
|
|
|
size_t raw_word_idx = word_idx * 2;
|
|
|
|
if(complementary) {
|
|
|
|
raw_word_idx += 1;
|
|
|
|
}
|
|
|
|
return ob_data[raw_word_idx];
|
|
|
|
}
|
|
|
|
|
|
|
|
void furi_hal_flash_ob_unlock() {
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_OPTLOCK) != 0U);
|
|
|
|
furi_hal_flash_begin(true);
|
|
|
|
WRITE_REG(FLASH->OPTKEYR, FURI_HAL_FLASH_OPT_KEY1);
|
|
|
|
__ISB();
|
|
|
|
WRITE_REG(FLASH->OPTKEYR, FURI_HAL_FLASH_OPT_KEY2);
|
|
|
|
/* verify OB area is unlocked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_OPTLOCK) == 0U);
|
|
|
|
}
|
|
|
|
|
|
|
|
void furi_hal_flash_ob_lock() {
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_OPTLOCK) == 0U);
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_OPTLOCK);
|
|
|
|
furi_hal_flash_end(true);
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_OPTLOCK) != 0U);
|
|
|
|
}
|
|
|
|
|
|
|
|
typedef enum {
|
|
|
|
FuriHalFlashObInvalid,
|
|
|
|
FuriHalFlashObRegisterUserRead,
|
|
|
|
FuriHalFlashObRegisterPCROP1AStart,
|
|
|
|
FuriHalFlashObRegisterPCROP1AEnd,
|
|
|
|
FuriHalFlashObRegisterWRPA,
|
|
|
|
FuriHalFlashObRegisterWRPB,
|
|
|
|
FuriHalFlashObRegisterPCROP1BStart,
|
|
|
|
FuriHalFlashObRegisterPCROP1BEnd,
|
|
|
|
FuriHalFlashObRegisterIPCCMail,
|
|
|
|
FuriHalFlashObRegisterSecureFlash,
|
|
|
|
FuriHalFlashObRegisterC2Opts,
|
|
|
|
} FuriHalFlashObRegister;
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
FuriHalFlashObRegister ob_reg;
|
|
|
|
uint32_t* ob_register_address;
|
|
|
|
} FuriHalFlashObMapping;
|
|
|
|
|
|
|
|
#define OB_REG_DEF(INDEX, REG) \
|
|
|
|
{ .ob_reg = INDEX, .ob_register_address = (uint32_t*)(REG) }
|
|
|
|
|
|
|
|
static const FuriHalFlashObMapping furi_hal_flash_ob_reg_map[FURI_HAL_FLASH_OB_TOTAL_WORDS] = {
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterUserRead, (&FLASH->OPTR)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterPCROP1AStart, (&FLASH->PCROP1ASR)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterPCROP1AEnd, (&FLASH->PCROP1AER)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterWRPA, (&FLASH->WRP1AR)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterWRPB, (&FLASH->WRP1BR)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterPCROP1BStart, (&FLASH->PCROP1BSR)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterPCROP1BEnd, (&FLASH->PCROP1BER)),
|
|
|
|
|
|
|
|
OB_REG_DEF(FuriHalFlashObInvalid, (NULL)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObInvalid, (NULL)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObInvalid, (NULL)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObInvalid, (NULL)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObInvalid, (NULL)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObInvalid, (NULL)),
|
|
|
|
|
2022-12-27 12:59:36 +00:00
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterIPCCMail, (&FLASH->IPCCBR)),
|
2022-04-27 15:53:48 +00:00
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterSecureFlash, (NULL)),
|
|
|
|
OB_REG_DEF(FuriHalFlashObRegisterC2Opts, (NULL)),
|
|
|
|
};
|
2022-09-26 11:03:21 +00:00
|
|
|
#undef OB_REG_DEF
|
2022-04-27 15:53:48 +00:00
|
|
|
|
|
|
|
void furi_hal_flash_ob_apply() {
|
|
|
|
furi_hal_flash_ob_unlock();
|
|
|
|
/* OBL_LAUNCH: When set to 1, this bit forces the option byte reloading.
|
|
|
|
* It cannot be written if OPTLOCK is set */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_OBL_LAUNCH);
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
|
|
|
furi_hal_flash_ob_lock();
|
|
|
|
}
|
|
|
|
|
|
|
|
bool furi_hal_flash_ob_set_word(size_t word_idx, const uint32_t value) {
|
|
|
|
furi_check(word_idx < FURI_HAL_FLASH_OB_TOTAL_WORDS);
|
|
|
|
|
|
|
|
const FuriHalFlashObMapping* reg_def = &furi_hal_flash_ob_reg_map[word_idx];
|
|
|
|
if(reg_def->ob_register_address == NULL) {
|
|
|
|
FURI_LOG_E(TAG, "Attempt to set RO OB word %d", word_idx);
|
|
|
|
return false;
|
|
|
|
}
|
|
|
|
|
|
|
|
FURI_LOG_W(
|
|
|
|
TAG,
|
2022-10-07 13:35:15 +00:00
|
|
|
"Setting OB reg %d for word %d (addr 0x%08lX) to 0x%08lX",
|
2022-04-27 15:53:48 +00:00
|
|
|
reg_def->ob_reg,
|
|
|
|
word_idx,
|
2022-10-07 13:35:15 +00:00
|
|
|
(uint32_t)reg_def->ob_register_address,
|
2022-04-27 15:53:48 +00:00
|
|
|
value);
|
|
|
|
|
|
|
|
/* 1. Clear OPTLOCK option lock bit with the clearing sequence */
|
|
|
|
furi_hal_flash_ob_unlock();
|
|
|
|
|
|
|
|
/* 2. Write the desired options value in the options registers */
|
|
|
|
*reg_def->ob_register_address = value;
|
|
|
|
|
|
|
|
/* 3. Check that no Flash memory operation is on going by checking the BSY && PESD */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
|
|
|
while(LL_FLASH_IsActiveFlag_OperationSuspended()) {
|
2022-06-20 14:54:48 +00:00
|
|
|
furi_thread_yield();
|
2022-04-27 15:53:48 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* 4. Set the Options start bit OPTSTRT */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_OPTSTRT);
|
|
|
|
|
|
|
|
/* 5. Wait for the BSY bit to be cleared. */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FURI_HAL_FLASH_TIMEOUT));
|
|
|
|
furi_hal_flash_ob_lock();
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
|
|
|
const FuriHalFlashRawOptionByteData* furi_hal_flash_ob_get_raw_ptr() {
|
|
|
|
return (const FuriHalFlashRawOptionByteData*)OPTION_BYTE_BASE;
|
|
|
|
}
|