2022-01-05 16:10:18 +00:00
|
|
|
#include <furi_hal_flash.h>
|
|
|
|
#include <furi_hal_bt.h>
|
2021-09-10 02:19:02 +00:00
|
|
|
#include <furi.h>
|
2021-11-10 09:53:00 +00:00
|
|
|
#include <ble.h>
|
|
|
|
#include <shci.h>
|
2021-09-10 02:19:02 +00:00
|
|
|
|
2021-11-04 17:26:41 +00:00
|
|
|
#include <stm32wbxx.h>
|
|
|
|
|
|
|
|
#define FURI_HAL_TAG "FuriHalFlash"
|
|
|
|
#define FURI_HAL_CRITICAL_MSG "Critical flash operation fail"
|
2021-09-10 02:19:02 +00:00
|
|
|
#define FURI_HAL_FLASH_READ_BLOCK 8
|
|
|
|
#define FURI_HAL_FLASH_WRITE_BLOCK 8
|
|
|
|
#define FURI_HAL_FLASH_PAGE_SIZE 4096
|
|
|
|
#define FURI_HAL_FLASH_CYCLES_COUNT 10000
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Free flash space borders, exported by linker */
|
|
|
|
extern const void __free_flash_start__;
|
|
|
|
|
2021-09-10 02:19:02 +00:00
|
|
|
size_t furi_hal_flash_get_base() {
|
|
|
|
return FLASH_BASE;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_read_block_size() {
|
|
|
|
return FURI_HAL_FLASH_READ_BLOCK;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_write_block_size() {
|
|
|
|
return FURI_HAL_FLASH_WRITE_BLOCK;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_page_size() {
|
|
|
|
return FURI_HAL_FLASH_PAGE_SIZE;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_cycles_count() {
|
|
|
|
return FURI_HAL_FLASH_CYCLES_COUNT;
|
|
|
|
}
|
|
|
|
|
|
|
|
const void* furi_hal_flash_get_free_start_address() {
|
|
|
|
return &__free_flash_start__;
|
|
|
|
}
|
|
|
|
|
|
|
|
const void* furi_hal_flash_get_free_end_address() {
|
2021-11-10 09:53:00 +00:00
|
|
|
uint32_t sfr_reg_val = READ_REG(FLASH->SFR);
|
|
|
|
uint32_t sfsa = (READ_BIT(sfr_reg_val, FLASH_SFR_SFSA) >> FLASH_SFR_SFSA_Pos);
|
2022-01-05 16:10:18 +00:00
|
|
|
return (const void*)((sfsa * FLASH_PAGE_SIZE) + FLASH_BASE);
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_free_page_start_address() {
|
|
|
|
size_t start = (size_t)furi_hal_flash_get_free_start_address();
|
|
|
|
size_t page_start = start - start % FURI_HAL_FLASH_PAGE_SIZE;
|
2022-01-05 16:10:18 +00:00
|
|
|
if(page_start != start) {
|
2021-09-10 02:19:02 +00:00
|
|
|
page_start += FURI_HAL_FLASH_PAGE_SIZE;
|
|
|
|
}
|
|
|
|
return page_start;
|
|
|
|
}
|
|
|
|
|
|
|
|
size_t furi_hal_flash_get_free_page_count() {
|
|
|
|
size_t end = (size_t)furi_hal_flash_get_free_end_address();
|
|
|
|
size_t page_start = (size_t)furi_hal_flash_get_free_page_start_address();
|
2022-01-05 16:10:18 +00:00
|
|
|
return (end - page_start) / FURI_HAL_FLASH_PAGE_SIZE;
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
static void furi_hal_flash_unlock() {
|
|
|
|
/* verify Flash is locked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != 0U);
|
|
|
|
|
|
|
|
/* Authorize the FLASH Registers access */
|
|
|
|
WRITE_REG(FLASH->KEYR, FLASH_KEY1);
|
|
|
|
WRITE_REG(FLASH->KEYR, FLASH_KEY2);
|
|
|
|
|
|
|
|
/* verify Flash is unlock */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) == 0U);
|
|
|
|
}
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
static void furi_hal_flash_lock(void) {
|
|
|
|
/* verify Flash is unlocked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) == 0U);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Set the LOCK Bit to lock the FLASH Registers access */
|
|
|
|
/* @Note The lock and unlock procedure is done only using CR registers even from CPU2 */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_LOCK);
|
|
|
|
|
|
|
|
/* verify Flash is locked */
|
|
|
|
furi_check(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != 0U);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flash_begin_with_core2(bool erase_flag) {
|
2022-01-05 16:10:18 +00:00
|
|
|
// Take flash controller ownership
|
|
|
|
while(HAL_HSEM_FastTake(CFG_HW_FLASH_SEMID) != HAL_OK) {
|
2021-11-10 09:53:00 +00:00
|
|
|
taskYIELD();
|
2021-11-04 17:26:41 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
// Unlock flash operation
|
|
|
|
furi_hal_flash_unlock();
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
// Erase activity notification
|
|
|
|
if(erase_flag) SHCI_C2_FLASH_EraseActivity(ERASE_ACTIVITY_ON);
|
|
|
|
|
|
|
|
while(true) {
|
|
|
|
// Wait till flash controller become usable
|
|
|
|
while(LL_FLASH_IsActiveFlag_OperationSuspended()) {
|
|
|
|
taskYIELD();
|
|
|
|
};
|
|
|
|
|
|
|
|
// Just a little more love
|
|
|
|
taskENTER_CRITICAL();
|
|
|
|
|
|
|
|
// Actually we already have mutex for it, but specification is specification
|
2022-01-05 16:10:18 +00:00
|
|
|
if(HAL_HSEM_IsSemTaken(CFG_HW_BLOCK_FLASH_REQ_BY_CPU1_SEMID)) {
|
2021-11-10 09:53:00 +00:00
|
|
|
taskEXIT_CRITICAL();
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Take sempahopre and prevent core2 from anyting funky
|
2021-12-08 11:28:01 +00:00
|
|
|
if(!HAL_HSEM_IsSemTaken(CFG_HW_BLOCK_FLASH_REQ_BY_CPU2_SEMID)) {
|
2022-01-05 16:10:18 +00:00
|
|
|
if(HAL_HSEM_FastTake(CFG_HW_BLOCK_FLASH_REQ_BY_CPU2_SEMID) != HAL_OK) {
|
2021-12-08 11:28:01 +00:00
|
|
|
taskEXIT_CRITICAL();
|
|
|
|
continue;
|
|
|
|
}
|
2021-11-10 09:53:00 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
break;
|
|
|
|
}
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
static void furi_hal_flash_begin(bool erase_flag) {
|
|
|
|
// Acquire dangerous ops mutex
|
|
|
|
furi_hal_bt_lock_core2();
|
|
|
|
|
|
|
|
// If Core2 is running use IPC locking
|
2021-11-13 02:41:54 +00:00
|
|
|
if(furi_hal_bt_is_alive()) {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_begin_with_core2(erase_flag);
|
2022-01-05 16:10:18 +00:00
|
|
|
} else {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_unlock();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flash_end_with_core2(bool erase_flag) {
|
|
|
|
// Funky ops are ok at this point
|
|
|
|
HAL_HSEM_Release(CFG_HW_BLOCK_FLASH_REQ_BY_CPU2_SEMID, 0);
|
|
|
|
|
|
|
|
// Task switching is ok
|
|
|
|
taskEXIT_CRITICAL();
|
|
|
|
|
|
|
|
// Doesn't make much sense, does it?
|
2022-01-05 16:10:18 +00:00
|
|
|
while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY)) {
|
2021-11-10 09:53:00 +00:00
|
|
|
taskYIELD();
|
|
|
|
}
|
|
|
|
|
|
|
|
// Erase activity over, core2 can continue
|
|
|
|
if(erase_flag) SHCI_C2_FLASH_EraseActivity(ERASE_ACTIVITY_OFF);
|
|
|
|
|
|
|
|
// Lock flash controller
|
|
|
|
furi_hal_flash_lock();
|
|
|
|
|
|
|
|
// Release flash controller ownership
|
|
|
|
HAL_HSEM_Release(CFG_HW_FLASH_SEMID, 0);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flash_end(bool erase_flag) {
|
|
|
|
// If Core2 is running use IPC locking
|
2021-11-13 02:41:54 +00:00
|
|
|
if(furi_hal_bt_is_alive()) {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_end_with_core2(erase_flag);
|
2022-01-05 16:10:18 +00:00
|
|
|
} else {
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_lock();
|
|
|
|
}
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
// Release dangerous ops mutex
|
|
|
|
furi_hal_bt_unlock_core2();
|
|
|
|
}
|
|
|
|
|
|
|
|
static void furi_hal_flush_cache(void) {
|
|
|
|
/* Flush instruction cache */
|
2022-01-05 16:10:18 +00:00
|
|
|
if(READ_BIT(FLASH->ACR, FLASH_ACR_ICEN) == FLASH_ACR_ICEN) {
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Disable instruction cache */
|
|
|
|
__HAL_FLASH_INSTRUCTION_CACHE_DISABLE();
|
|
|
|
/* Reset instruction cache */
|
|
|
|
__HAL_FLASH_INSTRUCTION_CACHE_RESET();
|
|
|
|
/* Enable instruction cache */
|
|
|
|
__HAL_FLASH_INSTRUCTION_CACHE_ENABLE();
|
2021-11-04 17:26:41 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Flush data cache */
|
2022-01-05 16:10:18 +00:00
|
|
|
if(READ_BIT(FLASH->ACR, FLASH_ACR_DCEN) == FLASH_ACR_DCEN) {
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Disable data cache */
|
|
|
|
__HAL_FLASH_DATA_CACHE_DISABLE();
|
|
|
|
/* Reset data cache */
|
|
|
|
__HAL_FLASH_DATA_CACHE_RESET();
|
|
|
|
/* Enable data cache */
|
|
|
|
__HAL_FLASH_DATA_CACHE_ENABLE();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
HAL_StatusTypeDef furi_hal_flash_wait_last_operation(uint32_t timeout) {
|
|
|
|
uint32_t error = 0;
|
|
|
|
uint32_t countdown = 0;
|
|
|
|
|
|
|
|
// Wait for the FLASH operation to complete by polling on BUSY flag to be reset.
|
|
|
|
// Even if the FLASH operation fails, the BUSY flag will be reset and an error
|
2022-01-05 16:10:18 +00:00
|
|
|
// flag will be set
|
2021-11-10 09:53:00 +00:00
|
|
|
countdown = timeout;
|
2022-01-05 16:10:18 +00:00
|
|
|
while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY)) {
|
2021-11-10 09:53:00 +00:00
|
|
|
if(LL_SYSTICK_IsActiveCounterFlag()) {
|
|
|
|
countdown--;
|
|
|
|
}
|
2022-01-05 16:10:18 +00:00
|
|
|
if(countdown == 0) {
|
2021-11-10 09:53:00 +00:00
|
|
|
return HAL_TIMEOUT;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Check FLASH operation error flags */
|
|
|
|
error = FLASH->SR;
|
|
|
|
|
|
|
|
/* Check FLASH End of Operation flag */
|
2022-01-05 16:10:18 +00:00
|
|
|
if((error & FLASH_FLAG_EOP) != 0U) {
|
2021-11-10 09:53:00 +00:00
|
|
|
/* Clear FLASH End of Operation pending bit */
|
|
|
|
__HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Now update error variable to only error value */
|
|
|
|
error &= FLASH_FLAG_SR_ERRORS;
|
|
|
|
|
|
|
|
furi_check(error == 0);
|
|
|
|
|
|
|
|
/* clear error flags */
|
|
|
|
__HAL_FLASH_CLEAR_FLAG(error);
|
|
|
|
|
|
|
|
/* Wait for control register to be written */
|
|
|
|
countdown = timeout;
|
2022-01-05 16:10:18 +00:00
|
|
|
while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_CFGBSY)) {
|
2021-11-10 09:53:00 +00:00
|
|
|
if(LL_SYSTICK_IsActiveCounterFlag()) {
|
|
|
|
countdown--;
|
|
|
|
}
|
2022-01-05 16:10:18 +00:00
|
|
|
if(countdown == 0) {
|
2021-11-10 09:53:00 +00:00
|
|
|
return HAL_TIMEOUT;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return HAL_OK;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool furi_hal_flash_erase(uint8_t page) {
|
|
|
|
furi_hal_flash_begin(true);
|
|
|
|
|
|
|
|
// Ensure that controller state is valid
|
|
|
|
furi_check(FLASH->SR == 0);
|
|
|
|
|
|
|
|
/* Verify that next operation can be proceed */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FLASH_TIMEOUT_VALUE) == HAL_OK);
|
|
|
|
|
|
|
|
/* Select page and start operation */
|
2022-01-05 16:10:18 +00:00
|
|
|
MODIFY_REG(
|
|
|
|
FLASH->CR, FLASH_CR_PNB, ((page << FLASH_CR_PNB_Pos) | FLASH_CR_PER | FLASH_CR_STRT));
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* Wait for last operation to be completed */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FLASH_TIMEOUT_VALUE) == HAL_OK);
|
|
|
|
|
|
|
|
/* If operation is completed or interrupted, disable the Page Erase Bit */
|
|
|
|
CLEAR_BIT(FLASH->CR, (FLASH_CR_PER | FLASH_CR_PNB));
|
|
|
|
|
|
|
|
/* Flush the caches to be sure of the data consistency */
|
|
|
|
furi_hal_flush_cache();
|
|
|
|
|
|
|
|
furi_hal_flash_end(true);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
|
|
|
return true;
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
bool furi_hal_flash_write_dword(size_t address, uint64_t data) {
|
|
|
|
furi_hal_flash_begin(false);
|
|
|
|
|
|
|
|
// Ensure that controller state is valid
|
|
|
|
furi_check(FLASH->SR == 0);
|
|
|
|
|
|
|
|
/* Check the parameters */
|
|
|
|
furi_check(IS_ADDR_ALIGNED_64BITS(address));
|
|
|
|
furi_check(IS_FLASH_PROGRAM_ADDRESS(address));
|
|
|
|
|
|
|
|
/* Set PG bit */
|
|
|
|
SET_BIT(FLASH->CR, FLASH_CR_PG);
|
|
|
|
|
|
|
|
/* Program first word */
|
2022-01-05 16:10:18 +00:00
|
|
|
*(uint32_t*)address = (uint32_t)data;
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
// Barrier to ensure programming is performed in 2 steps, in right order
|
2022-01-05 16:10:18 +00:00
|
|
|
// (independently of compiler optimization behavior)
|
2021-11-10 09:53:00 +00:00
|
|
|
__ISB();
|
|
|
|
|
|
|
|
/* Program second word */
|
2022-01-05 16:10:18 +00:00
|
|
|
*(uint32_t*)(address + 4U) = (uint32_t)(data >> 32U);
|
2021-11-10 09:53:00 +00:00
|
|
|
|
|
|
|
/* Wait for last operation to be completed */
|
|
|
|
furi_check(furi_hal_flash_wait_last_operation(FLASH_TIMEOUT_VALUE) == HAL_OK);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
/* If the program operation is completed, disable the PG or FSTPG Bit */
|
|
|
|
CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
2021-11-10 09:53:00 +00:00
|
|
|
furi_hal_flash_end(false);
|
2021-11-04 17:26:41 +00:00
|
|
|
|
|
|
|
return true;
|
2021-09-10 02:19:02 +00:00
|
|
|
}
|